Encoding will use Schematics and Hardware Description Language (HDL of VHDL or Verilog style).
Simulation will use ModelSim.
Synthesis will use Field Programmable Gate Arrays (FPGA)
on a BASYS2 or BASYS3 Board.
Synthesis may use discrete component Transis-Transistor-Logic (TTL) implementations of logic gates or functions
on a Protoboard.
Testing is when student verifies and documents correct functionality, then demonstrates to instructor.
Encoding | Simulation | Synthesis | Testing |
---|---|---|---|
Project
|
Board alone |
Board with Keypad |
Board Keypad and ADC |
Board Keypad and vga Monitor |
---|---|---|---|
Basys2 board,
o------------------------------o
|
|
Your Lab grade comes from your Lab work you adequately document in your Lab Notebook as described in
Grading_Policy.
ECE3700 Labs at University of Utah, Kalla
ECE3700 Labs at University of Utah, Brunvand
CS/EE3710 Labs at University of Utah
EE2700 Labs at Weber State University
XST User Guide (VHDL and Verilog examples)
Return to EE Labs home page